Low power image fusion system based on Virtex-4 FPGA
|更新时间:2020-08-12
|
Low power image fusion system based on Virtex-4 FPGA
Optics and Precision EngineeringVol. 15, Issue 6, Pages: 935-940(2007)
作者机构:
北京理工大学 信息科学技术学院 光电工程系 北京,100081
作者简介:
基金信息:
DOI:
CLC:TP391.4
Received:22 March 2007,
Revised:18 April 2007,
Published Online:30 June 2007,
Published:30 June 2007
稿件说明:
移动端阅览
SONG Ya-jun, XU Ting-fa, NI Guo-qiang, et al. Low power image fusion system based on Virtex-4 FPGA[J]. Optics and precision engineering, 2007, 15(6): 935-940.
DOI:
SONG Ya-jun, XU Ting-fa, NI Guo-qiang, et al. Low power image fusion system based on Virtex-4 FPGA[J]. Optics and precision engineering, 2007, 15(6): 935-940.DOI:
Low power image fusion system based on Virtex-4 FPGA
In order to reduce the power consumption of image fusion system based on FPGA
the main factors impacting on the system power consumption were introduced. Then the low power designs of main modules in the system were analyzed in detail
including power module
outer memorizer
FPGA device and so on. The Virtex-4 SX35 FPGA equaling to a device of three million logic gates produced by Xilinx for high-performance signal processing was selected
and TPS54310 and TPS54610 with low power character
and adjustable output voltage of 0.9~3.3 V and accuracy of 1% designed by TI were used to produce the main system power. ZBT SRAM was chosen for outer memorizer to realize unlimited true back-to-back read/write operations without waiting states
it can dramatically improve the throughput of data in system
especially when it requires write/read transitions frequently. With the characteristics of fusion algorithms and the advantages in resource and technology of Virtex-4 FPGAs
the particular low power design was discussed around such techniques as bus coding
pipeline design and parallel processing
etc. The analytic conclusions indicate that the real power consumption of the system can be reduced effectively and its reliability can be guaranteed if the foregoing designs are adopted properly.