您当前的位置:
首页 >
文章列表页 >
Implementation of a Novel Hyper-speed FFT processor based on FPGA
Article | 更新时间:2020-08-12
    • Implementation of a Novel Hyper-speed FFT processor based on FPGA

    • Optics and Precision Engineering   Vol. 17, Issue 9, Pages: 2241-2246(2009)
    • CLC: TN.911.72
    • Received:22 July 2008

      Revised:28 October 2008

      Published Online:25 September 2009

      Published:25 September 2009

    移动端阅览

  • Implementation of a Novel Hyper-speed FFT processor based on FPGA[J]. Optics and precision engineering, 2009, 17(9): 2241-2246. DOI:

  •  
  •  

0

Views

694

下载量

6

CSCD

Alert me when the article has been cited
提交
Tools
Download
Export Citation
Share
Add to favorites
Add to my album

Related Articles

Rapid and parallel image compression system with ultra-low delay for unmanned aerial vehicles
Design of a real-time color video capture system for area array CCD
Study on Increasing Update Data Rate of Star Sensor
Real-time parallel processing system for remote sensing images based on two DSPs
Study on the Optoelectronic Hybrid Multi-processor System with Two Arrays Interconnected by optical Fiber Crossbar Intercqnnectian Network

Related Author

LI Qi-hu1
2
WEN Yun-feng1
JIA Rui-cai1
XIAO Song2
杨辉
冉峰
黄舒平

Related Institution

中国电子科技集团公司 第五十四研究所
西安电子科技大学 综合业务网理论及关键技术国家重点实验室
上海大学2. 上海大学微电子研究与开发中心
Shanghai Institute of Technical Physics
0